Docsity
Docsity

Prepare for your exams
Prepare for your exams

Study with the several resources on Docsity


Earn points to download
Earn points to download

Earn points by helping other students or get them with a premium plan


Guidelines and tips
Guidelines and tips

Method for Classifying Computer Architectures: Local vs. Shared Communications, Summaries of Computer Architecture and Organization

A method for classifying computer architectures based on the number of local and shared communications between processors and memories. The method involves evaluating the ratio between local and shared communications to determine a range coefficient for performance evaluation. Relevant ipc codes include g06f 15/80, g06f 15/16, and g06f 15/177.

What you will learn

  • What is the significance of the ratio between local and shared communications in computer architecture classification?
  • How can the determined range coefficient be used for performance evaluation in computer architecture?
  • How does the proposed method for classifying computer architectures evaluate local and shared communications?

Typology: Summaries

2019/2020

Uploaded on 04/25/2020

jayasurya-venugopala
jayasurya-venugopala 🇮🇳

1

(1)

3 documents

1 / 1

Toggle sidebar

This page cannot be seen from the preview

Don't miss anything!

bg1
Title (en)
Computer architecture classification method.
Title (de)
Klassifizierungsverfahren für Rechnerarchitekturen.
Title (fr)
Procédé de classification des architectures d'ordinateur.
Publication
EP 0547974 A1 19930623 (FR)
Application
EP 92403456 A 19921217
Priority
FR 9115812 A 19911219
Abstract (en)
The present invention relates to a method for classifying computer architecture with a view to performance evaluation, the said computer consisting
of several processors associated with one or more memories over interconnection networks characterised in that it consists, on one hand, in
evaluating the number of local communications between a memory and a processor and, on the other hand, in evaluating the number of shared
communications between a processor and several memories, in determining a range coefficient by calculation of the ratio between the number of
local communications over the number of shared communications. <IMAGE>
Abstract (fr)
La présente invention concerne un procédé de classification des architectures d'un ordinateur en vue d'une évaluation de performance, ledit
ordinateur étant constitué de plusieurs processeurs mis en relation avec une ou plusieurs mémoires à travers des réseaux d'interconnexion
caractérisé en ce qu'il consiste à d'une part évaluer le nombre de communications locales entre une mémoire et un processeur et d'autre part
évaluer le nombre de communications partagées entre un processeur et plusieurs mémoires, à déterminer un coefficient de portée par le calcul, du
rapport entre le nombre de communications locales sur le nombre de communications partagées. <IMAGE>
IPC 1-7
G06F15/80
IPC 8 full level
G06F 15/16 (2006.01); G06F 15/177 (2006.01); G06F 15/80 (2006.01)
CPC G06F 15/8007(2013.01)
Citation (search report)
[A]KAI HWANG, BRIGGS F.A. 'Computer Architecture and Parallel Processing' 1984 , MCGRAW HILL , NEW YORK, U.S.A.
[A]PROCEEDINGS OF THE 1977 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING 1977, WASHINGTON, D.C.,
U.S. pages 7 - 15 H[NDLER 'THE IMPACT OF CLASSIFICATION SCHEMES ON COMPUTER ARCHITECTURE'
[A]PROCEEDINGS OF THE INTERNATIONAL WORKSHOP ON ARTIFICIAL INTELLIGENCE FOR INDUSTRIAL
APPLICATIONS vol. 1, 27 Mai 1988, HITACHI CITY, JAPAN pages 232 - 236 SCHERF 'KNOWLEDGE-BASED PERFORMANCE
EVALUATION OF COMPUTER ARCHITECTURES'
Designated contracting state (EPC)
DE ES FR GB IT
DOCDB simple family
EP 0547974 A1 19930623; EP 0547974 B1 19980311; DE 69224718 D1 19980416; DE 69224718 T2 19980702; FR 2685511 A1 19930625; FR
2685511 B1 19940204; JP 2648022 B2 19970827; JP H06500657 A 19940120; US 5412778 A 19950502; WO 9312505 A1 19930624

Partial preview of the text

Download Method for Classifying Computer Architectures: Local vs. Shared Communications and more Summaries Computer Architecture and Organization in PDF only on Docsity!

Title (en) Computer architecture classification method.

Title (de) Klassifizierungsverfahren für Rechnerarchitekturen.

Title (fr) Procédé de classification des architectures d'ordinateur.

Publication EP 0547974 A1 19930623 (FR)

Application EP 92403456 A 19921217

Priority FR 9115812 A 19911219

Abstract (en) The present invention relates to a method for classifying computer architecture with a view to performance evaluation, the said computer consisting of several processors associated with one or more memories over interconnection networks characterised in that it consists, on one hand, in evaluating the number of local communications between a memory and a processor and, on the other hand, in evaluating the number of shared communications between a processor and several memories, in determining a range coefficient by calculation of the ratio between the number of local communications over the number of shared communications.

Abstract (fr) La présente invention concerne un procédé de classification des architectures d'un ordinateur en vue d'une évaluation de performance, ledit ordinateur étant constitué de plusieurs processeurs mis en relation avec une ou plusieurs mémoires à travers des réseaux d'interconnexion caractérisé en ce qu'il consiste à d'une part évaluer le nombre de communications locales entre une mémoire et un processeur et d'autre part évaluer le nombre de communications partagées entre un processeur et plusieurs mémoires, à déterminer un coefficient de portée par le calcul, du rapport entre le nombre de communications locales sur le nombre de communications partagées.

IPC 1- G06F 15/

IPC 8 full level G06F 15/16 (2006.01); G06F 15/177 (2006.01); G06F 15/80 (2006.01)

CPC G06F 15/8007 (2013.01)

Citation (search report)

• [A] KAI HWANG, BRIGGS F.A. 'Computer Architecture and Parallel Processing' 1984 , MCGRAW HILL , NEW YORK, U.S.A.

• [A] PROCEEDINGS OF THE 1977 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING 1977, WASHINGTON, D.C.,

U.S. pages 7 - 15 H[NDLER 'THE IMPACT OF CLASSIFICATION SCHEMES ON COMPUTER ARCHITECTURE'

• [A] PROCEEDINGS OF THE INTERNATIONAL WORKSHOP ON ARTIFICIAL INTELLIGENCE FOR INDUSTRIAL

APPLICATIONS vol. 1, 27 Mai 1988, HITACHI CITY, JAPAN pages 232 - 236 SCHERF 'KNOWLEDGE-BASED PERFORMANCE

EVALUATION OF COMPUTER ARCHITECTURES'

Designated contracting state (EPC) DE ES FR GB IT

DOCDB simple family EP 0547974 A1 19930623; EP 0547974 B1 19980311; DE 69224718 D1 19980416; DE 69224718 T2 19980702; FR 2685511 A1 19930625; FR 2685511 B1 19940204; JP 2648022 B2 19970827; JP H06500657 A 19940120; US 5412778 A 19950502; WO 9312505 A1 19930624